# CSE 331 Computer Organization Project 3 R-Type Single Cycle Mips with Structural Verilog

module mips32(instruction,clock,result);



Mips32 is the top level entity. Mips32 module takes two inputs and one output paramaters. Firstly mips\_register module is called so register module convert 32 bit rA and rB then these are sent to alu32 module to process right operation and get the result. Alu32 uses three select bits for 8x1 mux. It must take ALUOP bits. Control Unit module is wrote for that need. It takes 5 bit function code from the instruction then it gives an output 3 bits for select bits of alu32.

After the result output from the alu32, for controlling the sltu signal , there is concatane module. It takes a most significant bit of the result and 0 for input and then that module concatane them. After that operation , 2x1 mux is used for set less than operation. It takes two input ,for 1 input is concatane module's output , for 0 input is result output from the alu32 module. Mux that is talked about, uses

a selection bit for sltu instruction. There is a control signal for that from the control unit.

2.module mips\_registers( read\_data\_1, read\_data\_2, write\_data, read\_reg\_1, read\_reg\_2, write\_reg, signal\_reg\_write, clk );

mips\_register module is wrote for taking an adress for the rs,rt and rd than assign them their values from the register.mem file.

read\_data\_1 and read\_data\_2 is output for rs and rt.

Write\_data is output for rd.

read\_reg\_1, read\_reg\_2, write\_reg are adresses of rs ,rt and rd.

Signal\_reg\_write is a signal for writing the content of the result to rd register's adress. If the signal is 1 and write adress is not \$zero(00000), data can write there.

3.module control\_unit(select\_bits\_ALU,
function\_code,Shamt\_signal,sltu\_signal,selectbit\_sr);

Control unit module is designed to generate 3 bit select for alu32.It takes 5 bit function code from the instruction (instructin[0:5]) then it convertes them to 3 bit with using and or gates. Also it generates a shamt\_signal and sltu\_signal and selectbit\_sr. These are control signals.

shamt\_signal: it checks the function code belongs to srl instruction or sll.If it is srl or sll shamt\_signal is 1 otherwise it is 0.

sltu\_signal : it checks the function code belongs to sltu instruction.If it is sltu sltu\_signal is 1, otherwise it is 0.

selectbit\_sr: This signal is always 0.

### 4. module concatane\_32\_bit (A,B,S);

Concatane module is takes a zero bit and one bit to concatane. Result is 32 bit. For that used and gates.

### 5. module extend\_shamt(shamt,extend\_bit,S);



Module is designed for extend the 5 bit shamt with zero bit. S is the 32 bit output.

## 6. module alu32(ALUOP,A,B,C,V,Z,Y,shiftSig);



Alu32 module is designed for the assignment2. There is one difference between new alu32 is shiftSig input for controlling the shift amount for srl. Because before design there was a sra operation. Now instruction is srl and change is needed. There is a 2x1 mux for that mux is select a select bit for shift right logic module. If the shiftSig is 1 select bit is 1, if it is 0 it is 0.

Also alu32 module's inputs are selected with the shamt signal. If the signal is 1 First mux is select rt instead of rs. Second mux is select 32 shamt if the signal is one.



Mux is shown above was design for the assignment 2 ,now the same 8x1 mux is used. Additionally, there are 10 R type instruction's results for input. There is no change.

#### MODELSIM SIMULATION RESULT

Transcript

File Edit View Bookmarks Window Help

```
Transcript
                                  3000
 # opcode = 000000, rs = 10000, rt = 10001, rd = 10001, shamt = 00000, funct = 100000 ,shmat== 0,sltu=0 ,index==
opcode = 000000, rs = 10100, rt = 10101, rd = 10011, shamt = 00000, funct = 100001 ,shmat== 0,sltu=0 ,index== 2
# opcode = 000000, rs = 01001, rt = 01010, rd = 01101, shamt = 00000, funct = 100111 ,shmat== 0,sltu=0 ,index== 3
# $rs = 000000000000000000000000011110000
# $rt =0000000000000000000111100000000
# result = 111111111111111111111000000001111
popode = 000000, rs = 01000, rt = 01001, rd = 01010, shamt = 00000, funct = 100101 ,shmat== 0,sltu=0 ,index== 4
# $rs = 000000000000000000000000000001111
# $rt =000000000000000000000000011110000
 result = 00000000000000000000000011111111
# opcode = 000000, rs = 10110, rt = 10111, rd = 01111, shamt = 00000, funct = 101011 ,shmat== 0,sltu=1 ,index== 5
# $rt =000000000000000000000000000010111
opcode = 000000, rs = 00000, rt = 10100, rd = 10001, shamt = 00010, funct = 000000 ,shmat== 1,sltu=0 ,index== 6
popode = 000000, rs = 00000, rt = 10000, rd = 10000, shamt = 00011, funct = 000010 ,shmat== 1,sltu=0 ,index== 7
# opcode = 000000, rs = 10000, rt = 10001, rd = 11000, shamt = 00000, funct = 100010 ,shmat== 0,sltu=0 ,index== 8
# result = 1111111111111111111111111110110000
opcode = 000000, rs = 10110, rt = 01000, rd = 11001, shamt = 00000, funct = 100011 ,shmat== 0,sltu=0 ,index== 9
# $rt =000000000000000000000000000001111
# result = 000000000000000000000000000000111
# opcode = 000000, rs = 10101, rt = 11001, rd = 01000, shamt = 00000, funct = 100100 ,shmat== 0,sltu=0 ,index== 10
# $rt =000000000000000000000000000000111
10 tests completed.
```